Reg. Number:



## Continuous Assessment Test (CAT) - 1 - AUGUST 2024

| Programme                     | :  | B.Tech(CSE)                                                                          | Semester     | : | Fall Semester<br>2024-25                                                 |
|-------------------------------|----|--------------------------------------------------------------------------------------|--------------|---|--------------------------------------------------------------------------|
| Course Code &<br>Course Title | 4  | BCSE205L Computer<br>Architecture and Organization                                   | Class Number | : | CH2024250100533<br>CH2024250101444<br>CH2024250102663<br>CH2024250100888 |
| Faculty                       |    | Dr.A.R.Revathi<br>Dr.R.M.Bhavadharani<br>Dr.R.Madura Meenakshi<br>Dr.A.Kaja Mohideen | Slot         | : | A2+TA2                                                                   |
| Duration                      | 1: | 1 ½ hours                                                                            | Max. Mark    |   | 50                                                                       |

## **General Instructions:**

 Write only your registration number on the question paper in the box provided and do not write other information.

## Answer all questions

|     | Sub<br>Sec. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Marks |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 1 3 | a.          | Suppose you are an architect at Zion Computers and you are assigned the task of designing a processor that stores both data and instructions in the same memory and always accesses a pair of instructions at a time. You are provided with the following set of instructions  LOAD LOCA, RI SUB RI, R2 STORE RI, LOCB  Where LOCA, LOCB are two different memory addresses and R1, R2 are registers. Assume the register R2 contains value 50.  Identify the suitable architecture for the given scenario and explain its structure with a neat diagram. [5 marks] | 10    |
| b.  | 1           | For the above instructions, explain the sequence of operations performed by the CPU as it executes each instruction. What will be the final content of memory location LOCB after the program has executed? [5 marks]                                                                                                                                                                                                                                                                                                                                               |       |
|     | -           | MOV R0, [SI] - Load the value from the memory address pointed to by the Source Index (SI) into register R0.  MOV [DI], R1 - Store the value from register R1 into the memory address pointed to by the Destination Index (DI).  PUSH R2 - Push the value in register R2 onto the stack.                                                                                                                                                                                                                                                                             |       |

|   | MOV BP, SP - Copy the current stack pointer into the base pointer.  What are the different categories of registers used for executing the above set of instructions? Explain each of their specific roles                                                                                                      | 10   |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 3 | a) Design an algorithm for division of unsigned numbers using restoring approach. [4 Marks] b) Show the working of your algorithm for (19)10 ÷ (5)10 with all intermediate steps. [6 Marks]                                                                                                                    | . 10 |
|   | Perform the following Floating-point operation on the numbers  (251,75) 10 and (142.525) 10.  a) Convert the above decimal numbers to normalized notation of binary format. [4 Marks]  b) Perform subtraction for the given numbers and write the normalized result in IEEE single precision format. [6 Marks] | 10   |
|   | Identify the addressing mode used in each of the instructions below and explain how the effective address is calculated for each one.  (i) MOV R1, #10  (ii) ADD R4, R1, 10[R3]  (iii) DIV R3, (R2)  (iv) SUB R1, [PC+4]  (v) MUL R1, (R2)+                                                                    | 10   |